| U.S.N |  |  |  |  |  |
|-------|--|--|--|--|--|
| 0.5.1 |  |  |  |  |  |

## P.E.S. College of Engineering, Mandya - 571 401

(An Autonomous Institution affiliated to VTU, Belagavi)

Fifth Semester, B.E. - Electronics and Communication Engineering Semester End Examination; Dec - 2017 / Jan - 2018 Digital Signal Processor and Applications

Time: 3 hrs Max. Marks: 100

Note: Answer FIVE full questions, selecting ONE full question from each unit.

| No   | ote: Answer FIVE full questions, selecting ONE full question from each unit.  UNIT - I     |    |  |  |
|------|--------------------------------------------------------------------------------------------|----|--|--|
| 1 a. | Explain the different data addressing capabilities of DSP processor.                       | 10 |  |  |
| b.   | List the differences between linear and circular buffer. Explain circular addressing mode. |    |  |  |
| 2 a. | With the help of a neat block diagram, explain address generation unit.                    |    |  |  |
| b.   | b. Explain the pipelined architecture of DSP system.                                       |    |  |  |
| c.   | Given,                                                                                     |    |  |  |
|      | $y(n) = \sum_{i=0}^{7} h(i)x(n-i),$                                                        | 8  |  |  |
|      | Implement the above equation. Using,                                                       |    |  |  |
|      | i) Two MAC units ii) Pipelined Implementation using Eight MAC units.                       |    |  |  |
|      | UNIT - II                                                                                  |    |  |  |
| 3 a. | Explain Direct addressing mode of TMS320C54XX processor.                                   | 4  |  |  |
| b.   | With necessary examples, explain the following instructions:                               |    |  |  |
|      | i) MPY 10, B ii) MAS *AR3- , * AR4+, B, A                                                  | 8  |  |  |
|      | iii) RPTB P <sub>mad</sub> iv) BANZ P <sub>mad</sub> , *AR2                                |    |  |  |
| c.   | With a neat block diagram, explain the Host port interface circuit.                        | 8  |  |  |
| 4 a. | With the help of a neat block diagram, explain multiplier/adder unit of TMS3320C54XX       | 8  |  |  |
|      | processors.                                                                                | 0  |  |  |
| b.   | Explain the classification of Instructions in TMS3320C54XX processor.                      | 8  |  |  |
| c.   | Explain clock generator and serial I/O port of 54XXdevices.                                | 4  |  |  |
|      | UNIT - III                                                                                 |    |  |  |
| 5 a. | Develop an assembly language program that implements the following equation :              |    |  |  |
|      | y(n) = h(0)x(n) + h(1)x(n-1) + h(2)x(n-2). Using,                                          | 10 |  |  |
|      | i) Direct addressing mode                                                                  | 12 |  |  |
|      | ii) Using Indirect addressing mode.                                                        |    |  |  |
|      | D 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                    |    |  |  |

Develop an assembly language program for TMS320C54XX processor to multiply two

Q-15 numbers to produce the result in Q-15 notation.

8

| PI   | 15EC561 Page No 2                                                                            |   |
|------|----------------------------------------------------------------------------------------------|---|
| 6 a. | Develop an assembly language program that multiplies matrix $A = 3x4$ and                    | 8 |
|      | matrix $B = 4x3$ .                                                                           |   |
| b.   | Explain over flow and scaling in butterfly computation.                                      | 8 |
| c.   | Explain the need for signal spectrum computation.                                            | 4 |
|      | UNIT - IV                                                                                    |   |
| 7 a. | With the help of neat a block diagram, explain how memory can be interfaced to               | 6 |
|      | TMS320C5416 processor.                                                                       | 6 |
| b.   | Explain the Interfacing of Analog to Digital converter to TMS32054XX devices using           | 0 |
|      | programmed I/O. Give the flow chart for the same.                                            | 8 |
| c.   | Explain how interrupt can be handled by TMS320C54XX processor?                               | 6 |
| 8 a. | Explain register sub-addressing used in configuring DMA controllers for TMS320C54XX          | 8 |
|      | devices.                                                                                     | 0 |
| b.   | With the help of a neat block diagrams, explain Multi Channel Buffered Serial Port           | 8 |
|      | (MCBSP) of 54XX processor.                                                                   | 0 |
| c.   | Explain PCM 3002 CODEC used in TM 3320C54XX processors.                                      | 4 |
|      | UNIT - V                                                                                     |   |
| 9 a. | Explain the architectural features of TMS320C6713 (Floating point) Digital signal processor. | 6 |
| b.   | Sketch and explain DSP based biotelemetry receiver.                                          | 8 |
| c.   | Explain how ECG signal can be processed for the determination of Heart rate?                 | 6 |
| 0 a. | With neat diagrams, explain Speech Processing System.                                        | 8 |
| b.   | Explain Auto Correction Computation.                                                         | 8 |
| C.   | With the help of a neat block diagrams, explain JPEG encoder and decoder                     | 4 |